# **CSc 21100 (Spring 2021) Project 03 (20 points)**

#### **IMPORTANT!**

Please follow the **submission guidelines** below or your submission will be rejected.

- 1. You are expected to submit <u>two</u> files (a PDF lab report and a ZIP file containing the source files) to Blackboard. Note that both files must be upload in the same submission attempt.
- 2. Each task must have its own source file(s). For VHDL assignments, all source files of this assignment must be in a single Xilinx VHDL project.
- 3. For VHDL assignments, you must use the export function of the Xilinx ISE Design Suite to create the ZIP file properly. Please refer to Blackboard -> Content -> Assignments -> Exporting\_VHDL\_project\_files
- 4. Naming convention:

Report: "FirstName LastName Project XX CCY.pdf"\*

Project: "FirstName LastName Project XX CCY.zip"\*

\*Replace "XX" and "Y" with the actual project number (two digits) and section number, respectively.

5. After the due day, all submissions are final. You cannot change it for any reasons. Double check before you make the submission.

In this project, students are expected to use the Xilinx ISE Design Suite (Webpack edition) 14.7 to complete the following tasks.

Please read the instructions carefully. Failing to follow the instructions would lead to significant point deductions.

## Task 1: 2-to-4 Decoder (5 points)

A 2-to-4 decoder operates according to the following function table.

| Inputs |    |    |   | Outputs |    |    |    |  |
|--------|----|----|---|---------|----|----|----|--|
| EN     | l1 | 10 | _ | Y3      | Y2 | Y1 | Y0 |  |
| 0      | x  | X  |   | 0       | 0  | 0  | 0  |  |
| 1      | 0  | 0  |   | 0       | 0  | 0  | 1  |  |
| 1      | 0  | 1  |   | 0       | 0  | 1  | 0  |  |
| 1      | 1  | 0  |   | 0       | 1  | 0  | 0  |  |
| 1      | 1  | 1  |   | 1       | 0  | 0  | 0  |  |

Table 6-4

Truth table for a 2-to-4 binary decoder.

Implement a 2-to-4 decoder in VHDL using <u>structural design</u>: Please adopt the following as the entity declaration.

Note that, many logic gates are defined in the *UNISIM* library. In order to use these gates, you need to add the following lines in your VHDL program to include the *UNISIM* library.

```
library UNISIM;
use UNISIM.VComponents.all;
```

Write a test-bench program and run simulations to validate your design: Use the given test cases below in your test-bench program. Pay attention to the signal names, signal values, and the time.

```
-- insert stimulus here

EN <= '0';

Il <= '0'; I0 <= '0'; wait for 10 ns;

Il <= '0'; I0 <= '1'; wait for 10 ns;

Il <= '1'; I0 <= '0'; wait for 10 ns;

Il <= '1'; I0 <= '1'; wait for 10 ns;

EN <= '1';

Il <= '0'; I0 <= '0'; wait for 10 ns;

Il <= '0'; I0 <= '1'; wait for 10 ns;

Il <= '0'; I0 <= '1'; wait for 10 ns;

Il <= '1'; I0 <= '1'; wait for 10 ns;

Il <= '1'; I0 <= '1'; wait for 10 ns;
```

### **Deliverable(s):**

#### **Requirement(s):**

- (1) You must follow the structural design method.
- (2) You must follow the submission guidelines.

Note: no points will be given if any of the requirements are not satisfied.

#### Rubric (Report)

- 1.1. Use your own language to describe the function of the module to be implemented in VHDL. (1 point)
- 1.2. Include your VHDL entity declaration(s), architecture definition(s) and the testbench program. (1 point)
- 1.3. Show simulation results (e.g. the waveforms). Explain the outcome of <u>each</u> test case with screenshots. Show why the simulation result is correct. (1 point)

#### **Rubric (Source Code)**

- 1.4. Can compile without any errors. (1 point)
- 1.5. Can run simulations without any errors. (1 point)

## Task 2: 3-to-8 Decoder (7 points)

Implement a 3-to-8 decoder using the 2-to-4 decoder you have implemented in Task 1. The input to the 3-to-8 decoder should be labeled as  $\boldsymbol{A}$ . It needs to be a 3-bit bus. The output should be labeled as  $\boldsymbol{O}$ , which is an 8-bit bus. Please use the following entity declaration for the 3-to-8 decoder.

Note that: (1) please adopt the *structural design approach*; (2) in addition to the 2-to-4 decoders, you also need to include some logic gates to make it work.

In order to use the 2-to-4 decoder from Task 1, you will need to declare the 2-to-4 decoder as a component in the VDHL architecture definition of the 3-to-8 decoder:

Then you can use the decoder like this:

Once you successfully completed the implementation of the VHDL module, write a test-bench program and run simulations to validate your design. Use the given test cases below in your test-bench program. Pay attention to the signal names, signal values, and the time.

```
EN<='0'; A<="000"; wait for 10 ns;
EN<='0'; A<="001"; wait for 10 ns;
EN<='0'; A<="010"; wait for 10 ns;
EN<='0'; A<="011"; wait for 10 ns;
EN<='0'; A<="100"; wait for 10 ns;
EN<='0'; A<="101"; wait for 10 ns;
EN<='0'; A<="110"; wait for 10 ns;
EN<='0'; A<="111"; wait for 10 ns;
EN<='1'; A<="000"; wait for 10 ns;
EN<='1'; A<="001"; wait for 10 ns;
EN<='1'; A<="010"; wait for 10 ns;
EN<='1'; A<="011"; wait for 10 ns;
EN<='1'; A<="100"; wait for 10 ns;
EN<='1'; A<="101"; wait for 10 ns;
EN<='1'; A<="110"; wait for 10 ns;
EN<='1'; A<="111"; wait for 10 ns;
```

## **Deliverable(s):**

#### **Requirement(s):**

- (1) You must follow the structural design method.
- (2) You must use the module(s) implemented before.
- (3) You must follow the submission guidelines.

Note: no points will be given if any of the requirements are not satisfied.

#### Rubric (Report)

- 2.1 Use your own language to describe the function of the module to be implemented in VHDL. (1 point)
- 2.2 Draw a circuit diagram of the module to show the design. (1 point)
- 2.3 Include your VHDL entity declaration(s), architecture definition(s) and the testbench program. (1 point)
- 2.4 Show simulation results (e.g. the waveforms). Use the simulation results to explain why the implemented circuit is working correctly. (2 points)

#### **Rubric (Source Code)**

- 2.5 Can compile without any errors. (1 point)
- 2.6 Can run simulations without any errors. (1 point)

## Task 3: A 4-bit Ripple Adder (8 points)

Implement a 4-bit ripple adder, similar to the one we discussed in class. You need to first implement a 1-bit full adder then cascade them to build the 4-bit ripple adder. Please use the following entity declarations for the 1-bit full adder and the 4-bit ripple adder.

```
entity adderlb is
   Port ( X : in STD_LOGIC;
        Y : in STD_LOGIC;
        CIN : in STD_LOGIC;
        S : out STD_LOGIC;
        COUT : out STD_LOGIC);
end adderlb;
```

```
entity adder4b is
   Port ( X : in    STD_LOGIC_VECTOR (3 downto 0);
        Y : in   STD_LOGIC_VECTOR (3 downto 0);
        S : out   STD_LOGIC_VECTOR (3 downto 0);
        CIN : in   STD_LOGIC;
        COUT : out   STD_LOGIC);
end adder4b;
```

Note that: (1) please adopt the *structural design approach*; (2) please make sure you use the following libraries and packages:

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
library UNISIM;
use UNISIM.VComponents.all;
```

In order to use the 1-bit full adder, you will need to declare it as a component in 4-bit ripple adder implementation:

```
component adderlb port (X, Y, CIN: in STD_LOGIC; COUT, S: out STD_LOGIC); end component;
```

Then you can use the 1-bit full adder like this:

Once you successfully completed the implementation of the VHDL module, use the test-bench program below and run simulations to validate your design.

```
1
 2 LIBRARY ieee;
 3 USE ieee.std_logic 1164.ALL;
    USE ieee numeric std.ALL;
 5 USE ieee.std_logic_unsigned.ALL;
 6 USE ieee.std logic signed.ALL;
 7 ENTITY adder4b tb IS
 8 END adder4b_tb;
 9 ARCHITECTURE behavior OF adder4b tb IS
        COMPONENT adder4b PORT(
10
             X : IN std_logic_vector(3 downto 0);
11
             Y : IN std logic vector (3 downto 0);
12
             S : OUT std logic vector(3 downto 0);
13
             CIN : IN std logic;
14
             COUT : OUT std logic
15
16
            );
        END COMPONENT;
17
       --Inputs
18
       signal X : std logic vector(3 downto 0) := (others => '0');
19
20
       signal Y : std logic vector(3 downto 0) := (others => '0');
       signal CIN : std logic := '0';
21
22
        --Outputs
23
       signal S : std_logic_vector(3 downto 0);
       signal COUT : std logic;
24
25 BEGIN
       -- Instantiate the Unit Under Test (UUT)
      uut: adder4b PORT MAP (X => X, Y => Y, S => S, CIN => CIN, COUT => COUT);
27
28
        -- Stimulus process
29
       stim proc: process
       begin
30
          -- hold reset state for 10 ns.
31
          wait for 10 ns;
          -- insert stimulus here
33
          CIN <= '0';
34
35
          for i in 0 to 15 loop
36
             X <= std logic vector(to unsigned(i,4));</pre>
             for j in 0 to 15 loop
37
                Y <= std logic vector(to unsigned(j,4));
38
39
                wait for 2 ns;
             end loop;
40
41
          end loop;
          CIN <= '1';
42
          for i in 0 to 15 loop
43
             X <= std logic vector(to unsigned(i,4));</pre>
44
45
              for j in 0 to 15 loop
46
                Y <= std_logic_vector(to_unsigned(j,4));
                wait for 2 ns;
47
             end loop;
48
          end loop;
49
50
          wait:
51
      end process;
52 END;
53
54
```

### **Deliverable(s):**

#### **Requirement(s):**

- (1) You must follow the structural design method.
- (2) You must use the module(s) implemented before.
- (3) You must follow the submission guidelines.

Note: no points will be given if any of the requirements are not satisfied.

#### Rubric (Report)

- 3.1 Use your own language to describe the function of the module to be implemented in VHDL. (1 point)
- 3.2 Draw a circuit diagram of the module to show the design. (1 point)
- 3.3 Include your VHDL entity declaration(s), architecture definition(s) and the testbench program. (1 point)
- 3.4 Show simulation results (e.g. the waveforms). Use the simulation results to explain why the implemented circuit is working correctly. (3 points)

#### **Rubric (Source Code)**

- 3.5 Can compile without any errors. (1 point)
- 3.6 Can run simulations without any errors. (1 point)